## Code No: R32045





| III B.Tech. II Semester Regular/Supplementary Examinations, May/June -2014                                                                                                                             |               |  |                                     |                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|-------------------------------------|--------------------|
| <b>VLSI DESIGN</b>                                                                                                                                                                                     |               |  |                                     |                    |
| (Comm to Electronics and Communication Engineering & Electronics and Computer<br>Engineering & Electronics and Instrumentation Engineering)                                                            |               |  |                                     |                    |
| Time: 3 Hours                                                                                                                                                                                          | Iax Marks: 75 |  |                                     |                    |
| Answer any FIVE Questions                                                                                                                                                                              |               |  |                                     |                    |
| All Questions carry equal marks *****                                                                                                                                                                  |               |  |                                     |                    |
| 1. With neat diagrams, explain the different steps in n-well fabrication of CMOS                                                                                                                       |               |  |                                     |                    |
| transistors.                                                                                                                                                                                           | [15]          |  |                                     |                    |
| <ul><li>2. a) Derive the expression for the threshold voltage of MOSFET.</li><li>b) Explain the latch-up phenomenon in CMOS circuits and the methods by which that</li></ul>                           |               |  |                                     |                    |
|                                                                                                                                                                                                        |               |  |                                     | can be eliminated. |
|                                                                                                                                                                                                        |               |  |                                     |                    |
| <ul><li>3. a) Explain the color code used for drawing stick diagram for NMOS and PMOS designs.</li><li>b) What are the different types of contact cuts made during the fabrication of an IC?</li></ul> |               |  |                                     |                    |
|                                                                                                                                                                                                        |               |  | Which one is commonly used and why? |                    |
| c) Draw the stick diagram for CMOS inverter.                                                                                                                                                           | [15]          |  |                                     |                    |
|                                                                                                                                                                                                        |               |  |                                     |                    |
| 4. Describe three sources of writing capacitances. Explain the effect of writ                                                                                                                          | •             |  |                                     |                    |
| on the performance of a VLSI circuit                                                                                                                                                                   | [15]          |  |                                     |                    |
| 5 a) Explain about cooling models and cooling factors                                                                                                                                                  | [7,0]         |  |                                     |                    |
| <ul><li>5. a) Explain about scaling models and scaling factors. [7+8]</li><li>b) Explain different series and parallel combinations of push-up and pull-down</li></ul>                                 |               |  |                                     |                    |
| networks                                                                                                                                                                                               | -uown         |  |                                     |                    |
| networks                                                                                                                                                                                               |               |  |                                     |                    |
| 6. a) Compare CPLD and FPGA.                                                                                                                                                                           |               |  |                                     |                    |
| b) Explain the methods of programming of PAL CMOS device.                                                                                                                                              | [8+7]         |  |                                     |                    |
|                                                                                                                                                                                                        |               |  |                                     |                    |
| 7. a) What are the different data types available in VHDL and how they are                                                                                                                             |               |  |                                     |                    |
| b) Write VHDL program for a 4-bit counter with asynchronous reset.                                                                                                                                     | [7+8]         |  |                                     |                    |
|                                                                                                                                                                                                        |               |  |                                     |                    |
| 8. a) How simulation is a very powerful technique in verifying a chip's timing                                                                                                                         |               |  |                                     |                    |
| characteristics?<br>b) How random test generation is used for verification?                                                                                                                            | [7+8]         |  |                                     |                    |
| b) How faildoin test generation is used for verification?<br>*****                                                                                                                                     | [/+0]         |  |                                     |                    |
|                                                                                                                                                                                                        |               |  |                                     |                    |

. ....

## Code No: R32045





| III B.Tech. II Semester Regular/Supplementary Examinations, May/June -2014<br>VLSI DESIGN                                                                                                                                      |                    |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|
| (Comm to Electronics and Communication Engineering & Electronics and Computer<br>Engineering & Electronics and Instrumentation Engineering)                                                                                    |                    |  |  |
| Time: 3 Hours                                                                                                                                                                                                                  | Max Marks: 75      |  |  |
| Answer any FIVE Questions<br>All Questions carry equal marks<br>*****                                                                                                                                                          |                    |  |  |
| 1. a) Explain the process of thermal diffusion.                                                                                                                                                                                | [4+4+7]            |  |  |
| b) Compare wet and dry oxidation processes.                                                                                                                                                                                    |                    |  |  |
| c) What are the basic steps in n-MOS fabrication process? Explain t                                                                                                                                                            | hem with diagrams. |  |  |
| c) what are the busic steps in it woos fubrication process. Explain them with diagrams.                                                                                                                                        |                    |  |  |
| 2. a) Derive the expression for transit time for electron or hole.                                                                                                                                                             |                    |  |  |
| b) Explain channel length modulation and its importance.                                                                                                                                                                       | [7+8]              |  |  |
| b) Explain chamer length modulation and its importance.                                                                                                                                                                        | [//0]              |  |  |
| <ul> <li>a) Design stick diagram for the function F = (A+B)(C+D).</li> <li>b) Design CMOS layout for the function Y = (A.B+C+D)<sup>1</sup>.</li> </ul>                                                                        | [8+7]              |  |  |
| <ul> <li>4. a) Derive the propagation delay τ<sub>PHL</sub> for inverter.</li> <li>b) Draw the circuit diagram of complementary pass logic implementation of NAND/AND gate and explain its working. [7+8]</li> </ul>           |                    |  |  |
| 5. a) Explain how the transistor might be sized to optimize the delay through the carry stage in parallel adder.                                                                                                               |                    |  |  |
| b) Design a two input XOR gate using a ROM.                                                                                                                                                                                    | [8+7]              |  |  |
|                                                                                                                                                                                                                                |                    |  |  |
| 6. a) Differentiate between PROM, PAL and PLA.                                                                                                                                                                                 |                    |  |  |
| b) Implement a 3 bit synchronous counter using PAL.                                                                                                                                                                            | [7+8]              |  |  |
|                                                                                                                                                                                                                                |                    |  |  |
| <ul> <li>7. a) Explain how a FSM model is described in VHDL with suitable program.</li> <li>b) What is the difference between design capture tools and design verification tools? Give some examples of each. [7+8]</li> </ul> |                    |  |  |
| 8. a) How simulation is a very powerful technique in verifying a chip's characteristics?                                                                                                                                       | s timing           |  |  |
| b) How random test generation is used for verification?                                                                                                                                                                        | [8+7]              |  |  |

| Code N                                                                                                                                                                     | lo: R32045                                                                                                                                               | <b>R10</b>                                   | Set No: 3         |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------|--|
| III B.Tech. II Semester Regular/Supplementary Examinations, May/June -2014<br>VLSI DESIGN<br>(Comm to Electronics and Communication Engineering & Electronics and Computer |                                                                                                                                                          |                                              |                   |  |
| Engineering & Electronics and Instrumentation Engineering)<br><b>Time: 3 Hours</b> Max Marks: 75                                                                           |                                                                                                                                                          |                                              |                   |  |
| I inte: .                                                                                                                                                                  | Answer any<br>All Questions                                                                                                                              | FIVE Questions<br>carry equal marks<br>***** | lax Marks: 75     |  |
| 1. a) Discuss fabrication differences between NMOS and CMOS technologies. Which                                                                                            |                                                                                                                                                          |                                              |                   |  |
|                                                                                                                                                                            | brication is preferred and why?<br>Design the NMOS inverter circuit a                                                                                    | nd explain its operation.                    | [7+8]             |  |
| 2. a) With neat sketches explain the formation of the inversion layer in P-channel Enhancement MOSFET.                                                                     |                                                                                                                                                          |                                              |                   |  |
| b)                                                                                                                                                                         | Derive the expression for drain curre                                                                                                                    | ent of a CMOS transistor.                    | [8+7]             |  |
| ,                                                                                                                                                                          | What are the effects of constant volt<br>What are the different design rules f                                                                           |                                              | ver?<br>[7+8]     |  |
|                                                                                                                                                                            | Explain how MOSFETs can be used<br>What is inverter delay? How delay i                                                                                   |                                              | [7+8]             |  |
|                                                                                                                                                                            | Explain the Barrel Shifter operation<br>Explain the operation of zero/one de                                                                             | -                                            | [8+7]             |  |
| ,                                                                                                                                                                          | Draw the circuit diagram of six trans<br>Draw and explain the structure of an                                                                            | *                                            | vorking.<br>[8+7] |  |
|                                                                                                                                                                            | Design logic diagram using PLA for<br>$f = \Sigma m (0,1,3,5,7,11,14) + \Sigma d$<br>Explain look up table (LUT) of FPC                                  | p(2,6) diagram.                              | [8+7]             |  |
| (a<br>(b                                                                                                                                                                   | <ul> <li>Vrite short notes on following:</li> <li>) Technology Libraries.</li> <li>) post layout timing simulation.</li> <li>) Static timing.</li> </ul> | ****                                         | [5+5+5]           |  |

| Code No: R32045                                                                                                                                                                                                                                                            | Set No: 4      |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|
| III B.Tech. II Semester Regular/Supplementary Examinations, May/June -2014<br>VLSI DESIGN<br>(Comm to Electronics and Communication Engineering & Electronics and Computer<br>Engineering & Electronics and Instrumentation Engineering)<br>Time: 3 Hours<br>Max Marks: 75 |                |  |  |
| Answer any FIVE Questions<br>All Questions carry equal marks<br>*****                                                                                                                                                                                                      |                |  |  |
| <ol> <li>a) Distinguish between bipolar, n-MOS and CMOS transistor technolog</li> <li>b) Explain the various steps in PMOS fabrication.</li> </ol>                                                                                                                         | gies.<br>[8+7] |  |  |
| <ul><li>2. a) Derive the expression for drain current of a CMOS transistor.</li><li>b) Explain the working of a BiCMOS transistor.</li></ul>                                                                                                                               | [8+7]          |  |  |
| 3. Design a stick diagram for two input CMOS NAND and NOR gates.                                                                                                                                                                                                           | [15]           |  |  |
| <ul><li>4. a) Explain different types of capacitor loads for MOS transistors.</li><li>b) Explain timing optimization with examples in VLSI design flow.</li></ul>                                                                                                          | [7+8]          |  |  |
| <ul><li>5. With neat circuit diagram, explain the operation of</li><li>(a) Carry look ahead adder</li><li>(b) Barrel shifter.</li></ul>                                                                                                                                    | [7+8]          |  |  |
| <ul><li>6. a) Explain about CPLD architecture and its applications.</li><li>b) Implement a full subtractor by using PLA.</li></ul>                                                                                                                                         | [8+7]          |  |  |
| <ul> <li>7. With respect to synthesis process explain the following:</li> <li>(a) Flattering</li> <li>(b) Factoring</li> <li>(c) Mapping.</li> </ul>                                                                                                                       | [15]           |  |  |
| <ul> <li>8. a) Discuss different constraints of synthesis tools.</li> <li>b) Explain floor planning, place and route in detail.</li> <li>*****</li> </ul>                                                                                                                  | [5+10]         |  |  |

~